找回密碼
 To register

QQ登錄

只需一步,快速開始

掃一掃,訪問微社區(qū)

打印 上一主題 下一主題

Titlebook: Designing Reliable and Efficient Networks on Chips; Srinivasan Murali Book 2009 Springer Science+Business Media B.V. 2009 Design.Networks

[復(fù)制鏈接]
查看: 52757|回復(fù): 46
樓主
發(fā)表于 2025-3-21 18:16:16 | 只看該作者 |倒序瀏覽 |閱讀模式
書目名稱Designing Reliable and Efficient Networks on Chips
編輯Srinivasan Murali
視頻videohttp://file.papertrans.cn/269/268985/268985.mp4
概述First book that presents in depth the state-of-the-art algorithms and optimization models for performing system-level design of NoCs.Presents an integrated flow to design interconnect architectures th
叢書名稱Lecture Notes in Electrical Engineering
圖書封面Titlebook: Designing Reliable and Efficient Networks on Chips;  Srinivasan Murali Book 2009 Springer Science+Business Media B.V. 2009 Design.Networks
描述.Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of .Designing Reliable and Efficient Networks on Chips .is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design..
出版日期Book 2009
關(guān)鍵詞Design; Networks on Chips; Reliability; Systems on Chips; Topology; integrated circuit; metal-oxide-semico
版次1
doihttps://doi.org/10.1007/978-1-4020-9757-7
isbn_softcover978-90-481-8200-8
isbn_ebook978-1-4020-9757-7Series ISSN 1876-1100 Series E-ISSN 1876-1119
issn_series 1876-1100
copyrightSpringer Science+Business Media B.V. 2009
The information of publication is updating

書目名稱Designing Reliable and Efficient Networks on Chips影響因子(影響力)




書目名稱Designing Reliable and Efficient Networks on Chips影響因子(影響力)學(xué)科排名




書目名稱Designing Reliable and Efficient Networks on Chips網(wǎng)絡(luò)公開度




書目名稱Designing Reliable and Efficient Networks on Chips網(wǎng)絡(luò)公開度學(xué)科排名




書目名稱Designing Reliable and Efficient Networks on Chips被引頻次




書目名稱Designing Reliable and Efficient Networks on Chips被引頻次學(xué)科排名




書目名稱Designing Reliable and Efficient Networks on Chips年度引用




書目名稱Designing Reliable and Efficient Networks on Chips年度引用學(xué)科排名




書目名稱Designing Reliable and Efficient Networks on Chips讀者反饋




書目名稱Designing Reliable and Efficient Networks on Chips讀者反饋學(xué)科排名




單選投票, 共有 1 人參與投票
 

0票 0.00%

Perfect with Aesthetics

 

1票 100.00%

Better Implies Difficulty

 

0票 0.00%

Good and Satisfactory

 

0票 0.00%

Adverse Performance

 

0票 0.00%

Disdainful Garbage

您所在的用戶組沒有投票權(quán)限
沙發(fā)
發(fā)表于 2025-3-22 00:05:08 | 只看該作者
Introduction., the NEC’s TCP/IP offload engine is powered by 10 Tensilica Xtensa processor cores, .), and in the next few years technology will support the integration of several tens to hundreds of cores, making a large computational power available.
板凳
發(fā)表于 2025-3-22 04:13:06 | 只看該作者
地板
發(fā)表于 2025-3-22 06:31:35 | 只看該作者
5#
發(fā)表于 2025-3-22 12:12:34 | 只看該作者
Supporting Multiple Applicationsased on the Philips Nexperia platform has multiple resolution video processing capabilities (like high definition, standard definition), multiple picture modes (like split-screen, picture-in-picture), video recording features, high speed internet access, file transfer services, etc.
6#
發(fā)表于 2025-3-22 15:56:12 | 只看該作者
Analysis of NoC Error Recovery Schemestectural level support for fault-tolerance, while in the next chapter, we present design level support. Please note that an additional level of error protection at the application level can also be used in conjunction with these two levels.
7#
發(fā)表于 2025-3-22 18:32:52 | 只看該作者
https://doi.org/10.1007/978-0-8176-4968-5ube, Clos, and butterfly. In an application-specific custom topology, the interconnection between the switches and cores are optimized to match the application traffic patterns. If an application does not require full connectivity between the cores, then the topology is optimized to provide only the required connectivity.
8#
發(fā)表于 2025-3-23 01:17:41 | 只看該作者
G20 Entrepreneurship Services Reporte represents a processor/memory core. The use of a simpler architecture for the processor in a single tile, coupled together with the reuse of the tile across the chip, results in a reduced design complexity, when compared to conventional single-core processor systems.
9#
發(fā)表于 2025-3-23 02:04:53 | 只看該作者
G20 Entrepreneurship Services Reporttate Circuits 33(4):662–665, 1998). As such delay variations can affect multiple bits simultaneously, special mechanisms are needed to handle timing errors. In this chapter, we present ., a timing-error tolerant mechanism to make the interconnect resilient against timing errors arising due to such delay variations on wires.
10#
發(fā)表于 2025-3-23 07:30:25 | 只看該作者
 關(guān)于派博傳思  派博傳思旗下網(wǎng)站  友情鏈接
派博傳思介紹 公司地理位置 論文服務(wù)流程 影響因子官網(wǎng) 吾愛論文網(wǎng) 大講堂 北京大學(xué) Oxford Uni. Harvard Uni.
發(fā)展歷史沿革 期刊點(diǎn)評 投稿經(jīng)驗總結(jié) SCIENCEGARD IMPACTFACTOR 派博系數(shù) 清華大學(xué) Yale Uni. Stanford Uni.
QQ|Archiver|手機(jī)版|小黑屋| 派博傳思國際 ( 京公網(wǎng)安備110108008328) GMT+8, 2026-2-6 04:55
Copyright © 2001-2015 派博傳思   京公網(wǎng)安備110108008328 版權(quán)所有 All rights reserved
快速回復(fù) 返回頂部 返回列表
家居| 垣曲县| 鄂尔多斯市| 黔南| 莱阳市| 响水县| 新建县| 巴彦淖尔市| 天水市| 汨罗市| 内乡县| 台北市| 延边| 陆川县| 湘潭县| 清徐县| 栾城县| 北海市| 宣化县| 九寨沟县| 盐山县| 琼结县| 阳高县| 丹阳市| 白水县| 齐河县| 叶城县| 定兴县| 开封县| 嘉祥县| 新宁县| 孝昌县| 永胜县| 革吉县| 手机| 贺兰县| 鄂托克旗| 甘德县| 吉林市| 松溪县| 冷水江市|